genode/repos/base-hw/src/core/spec/x86_64
Stefan Kalkowski 7aff1895bf hw: enable SMP for ARM Cortex A9
This commit enables multi-processing for all Cortex A9 SoCs we currently
support. Moreover, it thereby enables the L2 cache for i.MX6 that was not
enabled until now. However, the QEMU variants hw_pbxa9 and hw_zynq still
only use 1 core, because the busy cpu synchronization used when initializing
multiple Cortex A9 cores leads to horrible boot times on QEMU.

During this work the CPU initialization in general was reworked. From now
on lots of hardware specifics were put into the 'spec' specific files, some
generic hook functions and abstractions thereby were eliminated. This
results to more lean implementations for instance on non-SMP platforms,
or in the x86 case where cache maintainance is a non-issue.

Due to the fact that memory/cache coherency and SMP are closely coupled
on ARM Cortex A9 this commit combines so different aspects.

Fix #1312
Fix #1807
2016-01-26 16:20:18 +01:00
..
kernel hw: make 'smp' property an aspect (Ref #1312) 2016-01-15 16:42:12 +01:00
muen hw: enable SMP for ARM Cortex A9 2016-01-26 16:20:18 +01:00
crt0.s hw: skeleton for building on x86_64 2015-03-27 11:53:16 +01:00
idt.cc hw_x86_64: style fixes 2015-03-27 11:53:34 +01:00
mode_transition.s hw_x86_64: Restore kernel SS on MT entry 2015-08-21 11:00:59 +02:00
platform_support.cc hw_x86: discover all physical memory in core 2015-11-04 14:09:28 +01:00
tss.cc hw_x86_64: style fixes 2015-03-27 11:53:34 +01:00