/* * \brief Platform implementations specific for base-hw and Panda A2 * \author Martin Stein * \date 2012-04-27 */ /* * Copyright (C) 2012-2013 Genode Labs GmbH * * This file is part of the Genode OS framework, which is distributed * under the terms of the GNU General Public License version 2. */ /* core includes */ #include #include #include #include #include using namespace Genode; Native_region * Platform::_ram_regions(unsigned const i) { static Native_region _regions[] = { { Board::RAM_0_BASE, Board::RAM_0_SIZE } }; return i < sizeof(_regions)/sizeof(_regions[0]) ? &_regions[i] : 0; } Native_region * Platform::_mmio_regions(unsigned const i) { static Native_region _regions[] = { { Board::MMIO_0_BASE, Board::MMIO_0_SIZE }, { Board::MMIO_1_BASE, Board::MMIO_1_SIZE }, { Board::DSS_MMIO_BASE, Board::DSS_MMIO_SIZE }, { Board::DISPC_MMIO_BASE, Board::DISPC_MMIO_SIZE }, { Board::HDMI_MMIO_BASE, Board::HDMI_MMIO_SIZE } }; return i < sizeof(_regions)/sizeof(_regions[0]) ? &_regions[i] : 0; } Native_region * Platform::_core_only_mmio_regions(unsigned const i) { static Native_region _regions[] = { /* core timer and PIC */ { Board::CORTEX_A9_PRIVATE_MEM_BASE, Board::CORTEX_A9_PRIVATE_MEM_SIZE }, /* core UART */ { Board::TL16C750_3_MMIO_BASE, Board::TL16C750_MMIO_SIZE }, /* l2 cache controller */ { Board::PL310_MMIO_BASE, Board::PL310_MMIO_SIZE } }; return i < sizeof(_regions)/sizeof(_regions[0]) ? &_regions[i] : 0; } static Board::Pl310 * l2_cache() { return unmanaged_singleton(Board::PL310_MMIO_BASE); } void Board::outer_cache_invalidate() { l2_cache()->invalidate(); } void Board::outer_cache_flush() { l2_cache()->flush(); } void Board::prepare_kernel() { l2_cache()->invalidate(); } Cpu::User_context::User_context() { cpsr = Psr::init_user(); }